## 13. Multithreading and Multiprocessors

To improve performance when you cannot do much you can try to replicate the worker. The difference between multithreading and multiprocessors is important as they are more efficient in different situations. These solutions came in hand when the architectures cannot keep up with the performance required by the programs.



The green line is the number of transistor and it should follow Moore Law. But then there are a series of observation as the frequencies(blue) where you have a quadratic increase until 2000s where there is a plateau.

The activities became concetrated creating hot spots and black pots creating problems for dissipations. The idea now is to increase the number of transistors for chip and not for core as you put together more cores increasing the computation capabilities of your processor(simple idea: when the single worker is not enough you put more single worker together, maybe also simplifying the single worker).

Start to the explicit parallelism.

## Motivations for paradigm change

- Modern processors fail to utilize execution resources well(architectures couldn't execute very well this new paradigm)
- There is no single culprit:

- Memory conflicts, control hazards, branch misprediction, cache miss....
- Attacking the problems one at a time always has limited effectiveness
- Need for a general latency-tolerance solution which can hide all sources of latency can have a large impact on performance

## **Parallel programming**

- Explicit parallelism implies structuring the applications into concurrent and communicating tasks. Maybe need a synchronization procedure
- Operating systems offer support for different types of tasks. The most important and frequent are:
  - processes
  - threads





- = Instruction trace
- The operating systems implement multitasking differently based on the characteristics of the processor:
  - single core
  - single core with multithreading support
  - multicore

#### **Multithreaded Execution**

Multithreading: multiple threads to share the functional units of 1 processor via overlapping

- processor must duplicate independent state of each thread e.g., a separate copy of register file, a separate PC, and for running independent programs, a separate page table
- memory shared through the virtual memory mechanisms, which already support multiple processes
- HW for fast thread switch; much faster than full process switch »100s to 1000s of clocks
  - When switch?
    - Alternate instruction per thread (fine grain)
    - When a thread is stalled, perhaps for a cache miss, another thread can be executed (coarse grain)

In these case you are not executing in parallel but the perception is if you complete the first task you also executed the second as you have switched execution in the middle.

## Thread-level parallelism (TLP)

Fine grained multithreading

- Switches from one thread to the other at each instruction - the execution of more threads is

interleaved (often the switching is performed taking turns, skipping one thread if there is a stall)

– The CPU must be able to change thread at every clock cycle. It is necessary to duplicated the hardware resources.

Coarse grained multithreading

- switching from one thread to another occurs only when there are long stalls e.g., for a miss on the second level cache.
- Two threads share many system resources (e.g., architectural registers), the switching from one thread to the next requires different clock cycles to save the context

## Coarse grained multithreading

Advantage: in normal conditions the single thread is not slowed down

- Relieves need to have very fast thread-switching
- Doesn't slow down thread, since instructions from other threads issued only when the thread encounters a costly stall

Disadvantage: for short stalls it does not reduce the throughput loss – the CPU starts the execution of instructions that belonged to a single thread, when there is one stall it is necessary to empty the pipeline before starting the new thread

#### Do both ILP and TLP

They are not mutual exclusive as ILP is internal to the code while the TLP is intrastructure and is based on multiple pieces of code.

TLP and ILP exploit two different kinds of parallel structure in a program

Could a processor oriented at ILP to exploit

TLP? Functional units are often idle in data path designed for ILP because of either stalls or dependencies in the code

Could the TLP be used as a source of independent instructions that might keep the processor busy during stalls? Yes as during stalls you can move in instructions frm other threads

## **Thread Level Parallelism Simultaneous Multithreading**

- Uses the resources of one superscalar processor to exploit simultaneously ILP and TLP.
- Key motivation: a CPU today has more functional resources than what one thread can in fact use
- Thanks to register renaming and dynamic scheduling, more independent instructions to different threads may be issued without worrying about dependences (that are solved by the hardware of the dynamic scheduling).
- Simultaneously schedule instructions for execution from all threads
   You can have register renaming, dynamic scheduling and put together instructions from different threads as the instructions are taken care of at HW level. You can trow in operations from different threads as they are of the same code knowing they are

independent. You are executing multiple threads and you are executing them at the same time thanks to the parallelism.

## **Simultaneous Multithreading (SMT)**

- Simultaneous multithreading (SMT): insight that dynamically scheduled processor already has many HW mechanisms to support multithreading
  - Large set of virtual registers that can be used to hold the register sets of independent threads
  - Register renaming provides unique register identifiers, so instructions from multiple threads can be mixed in datapath without confusing sources and destinations across threads
  - Out-of-order completion allows the threads to execute out of order, and get better utilization of the HW
- Just adding a per thread renaming table and keeping separate PCs
  - Independent commitment can be supported by logically keeping a separate reorder buffer for each thread
- The system can be dynamically adapted to the environment, allowing (if possible) the execution of instructions from each thread, and allowing that the instructions of a single thread used all functional units if the other thread incurs in a long latency event.
- More threads use the issues possibilities of the CPU at each cycle; ideally, the exploitation
  of the issues availabilities is limited only by the unbalance between resources requests
  and availabilities

# Multithreaded Categories



# Performance comparison



Difficult to increase performance and clock frequency of the single core Deep pipeline:

- Heat dissipation problems
- Speed light transmission problems in wires
- Difficulties in design and verification
- Requirement of very large design groups
   Many new applications are multi-threaded

## **Beyond ILP**

ILP architectures (superscalar, VLIW...):

- Support fine-grained, instruction-level parallelism;
- Fail to support large-scale parallel systems;
   Multiple-issue CPUs are very complex, and returns (as far as extracting greater parallelism) are diminishing ⇒extracting parallelism at higher levels becomes more and more attractive.
- A further step: process- and thread-level parallel architectures.

 To achieve ever greater performance: connect multiple microprocessors in a complex system

#### **Parallel Architectures**

Definition: "A parallel computer is a collection of processing elements that cooperates and communicate to solve large problems fast"

Almasi and Gottlieb, Highly Parallel Computing, 1989

The aim is to replicate processors to add performance vs design a faster processor.

- Parallel architecture extends traditional computer architecture with a communication architecture
  - abstractions (HW/SW interface)
  - different structures to realize abstraction efficiently

## Flynn Taxonomy (1966)

- SISD Single Instruction Single Data
  - Uniprocessor systems
- MISD Multiple Instruction Single Data
  - No practical configuration and no commercial systems
- SIMD Single Instruction Multiple Data
  - Simple programming model, low overhead, flexibility, custom integrated circuits
- MIMD Multiple Instruction Multiple Data
  - Scalable, fault tolerant, off-the-shelf micros

#### **SISD**

A serial (non-parallel) computer

Single instruction: only one instruction stream is being acted on by the CPU during any one clock cycle

Single data: only one data stream is being used as input during any one clock cycle Deterministic execution

This is the oldest and even today, the most common type of computer

13. Multithreading and Multiprocessors



#### SIMD

A type of parallel computer

Single instruction: all processing units execute the same instruction at any given clock cycle Multiple data: each processing unit can operate on a different data element Best suited for specialized problems characterized by a high degree of regularity, such as graphics/image processing



#### **MISD**

A single data stream is fed into multiple processing units.

Each processing unit operates on the data independently via independent instruction streams.

13. Multithreading and Multiprocessors



#### **MIMD**

Nowadays, the most common type of parallel computer

Multiple Instruction: every processor may be executing a different instruction stream Multiple Data: every processor may be working with a different data stream Execution can be synchronous or asynchronous, deterministic or non-deterministic



You have to deal with the fact you have multiple engine and they could require synchronization, shared data, independence, deterministic/non-deterministic behaviour and the order in which you execute the instructions.

Many of the early multiprocessors were SIMD –SIMD model received great attention in the '80's, today is applied only in very specific instances (vector processors, multimedia instructions); MIMD has emerged as architecture of choice for general-purpose multiprocessors SIMD - Single Instruction Multiple Data

Same instruction executed by multiple processors using different data streams.

Each processor has its own data memory.

Single instruction memory and control processor to fetch and dispatch instructions Processors are typically special-purpose.

Simple programming model.

## SIMD Architecture

Central controller broadcasts instructions to multiple processing elements (PEs)



- ✓ Only requires one controller for whole array
- ✓ Only requires storage for one copy of program
- ✓ All computations fully synchronized

#### SIMD model

Synchronized units: single Program Counter Each unit has its own addressing registers

- Can use different data addresses

Motivations for SIMD:

- Cost of control unit shared by all execution units
- Only one copy of the code in execution is necessary Real life:
- SIMD have a mix of SISD instructions and SIMD
- A host computer executes sequential operations
- SIMD instructions sent to all the execution units, which has its own memory and registers and exploit an interconnection network to exchange data

You want to use this type of architecture firstly when you want to execute the same instruction on different data, if you centralize this part you centralize the HW of the control unit, the more processor parts you have the more you save, you centralize the SW having only a single memory for the instructions saving space and money.

## **Alternative Model: Vector Processing**

You have a loop that execute for each element in the array and for each index you do the operation for the corresponding indexes in the array. Another architecture is the vector processing where you do the same operation in parallel. Vector processors have high-level operations that work on linear arrays of numbers: "vectors"





#### **Styles of Vector Architectures**

A vector processor consists of a pipelined scalar unit (may be out-of order or VLIW) + vector unit

memory-memory vector processors: all vector operations are memory to memory vector-register processors: all vector operations between vector registers (except load and store)

- Vector equivalent of load-store architectures
- Includes all vector machines since late 1980s: Cray, Convex, Fujitsu, Hitachi, NE
   Vector programming model



You don't change the semantic of the operational vector but you indicate the position for each operation, if the vector is longer than the positions you repeat the operation the number of time

needed.

#### **Vector Code Example**



#### **Vector Arithmetic Execution**

Use deep pipeline (=> fast clock) to execute element operations

Simplifies control of deep pipeline because elements in vector are independent (=> no hazards!)





#### **Vector Unit Structure**



#### **Vector Applications**

- Multimedia Processing (compress., graphics, audio synth, image proc.)
- Standard benchmark kernels (Matrix Multiply, FFT, Convolution, Sort)

- Lossy Compression (JPEG, MPEG video and audio)
- Lossless Compression (Zero removal, RLE, Differencing, LZW)
- Cryptography (RSA, DES/IDEA, SHA/MD5)
- Speech and handwriting recognition
- Operating systems/Networking (memcpy, memset, parity, checksum)
- Databases (hash/join, data mining, image/video serving)
- Language run-time support (stdlib, garbage collection)
- even SPECint95

## Why MIMD?

More flexible and can be used for single applications and in parallel application and having multiple processor executing independently from the others.

MIMDs are flexible – they can function as single-user machines for high performances on one application, as multiprogrammed multiprocessors running many tasks simultaneously, or as some combination of such functions;

Can be built starting from standard CPUs (such is the present case nearly for all multiprocessors!).

Each processor fetches its own instructions and operates on its own data.

Processors are often off-the-shelf microprocessors.

Scalable to a variable number of processor nodes.

#### Flexible:

- single-user machines focusing on high-performance for one specific application,
- multi-programmed machines running many tasks simultaneously,
- some combination of these functions.

Cost/performance advantages due to the use of off- the-shelf microprocessors.

Fault tolerance issues.

You can scale to an arbitrary number of processors.

To exploit a MIMD with n processors

- at least n threads or processes to execute
- independent threads typically identified by the programmer or created by the compiler.
- Parallelism is contained in the threads
- thread-level parallelism.

Thread: from a large, independent process to parallel iterations of a loop. Important: parallelism is identified by the software (not by hardware as in superscalar CPUs!)... keep this in mind, we'll use it!

Existing MIMD machines fall into 2 classes, depending on the number of processors involved, which in turn dictates a memory organization and interconnection strategy. Centralized shared-memory architectures:

- at most few dozen processor chips (< 100 cores)</li>
- Large caches, single memory multiple banks

- Often called symmetric multiprocessors (SMP) and the style of architecture called Uniform Memory Access (UMA)
- It works well with few processors or real independent parallel processors
   Distributed memory architectures:
- To support large processor counts
- Requires high-bandwidth interconnect
- Disadvantage: data communication among processors

## Key issues to design multiprocessors

- How many processors?
- How powerful are processors?
- How do parallel processors share data?
- Where to place the physical memory?
- How do parallel processors cooperate and coordinate?
- What type of interconnection topology?
- How to program processors?
- How to maintain cache coherency?
- How to maintain memory consistency?
- How to evaluate system performance?